SPC5634MF2MLQ80 NXP

SPC5634MF2MLQ80     NXP
SPC5634MF2MLQ80     NXP
SPC5634MF2MLQ80     NXP
SPC5634MF2MLQ80     NXP

SPC5634MF2MLQ80 NXP

Available
SPC5634MF2MLQ80     NXP

• Operating Parameters — Fully static operation, 0 MHz – 80 MHz (plus 2% frequency modulation - 82 MHz) — –40 C to 150 C junction temperature operating range — Low power design – Less than 400 mW power dissipation (nominal) – Designed for dynamic power management of core and peripherals – Software controlled clock gating of peripherals – Low power stop mode, with all clocks stopped — Fabricated in 90 nm process — 1.2 V internal logic — Single power supply with 5.0 V   5% (4.5 V to 5.25 V) with internal regulator to provide 3.3 V and 1.2 V for the core — Input and output pins with 5.0 V   5% (4.5 V to 5.25 V) range – 35%/65% VDDE CMOS switch levels (with hysteresis) – Selectable hysteresis – Selectable slew rate control — Nexus pins powered by 3.3 V supply — Designed with EMI reduction techniques – Phase-locked loop – Frequency modulation of system clock frequency – On-chip bypass capacitance – Selectable slew rate and drive strength • High performance e200z335 core processor — 32-bit Power Architecture Book E programmer’s model — Variable Length Encoding Enhancements – Allows Power Architecture instruction set to be optionally encoded in a mixed 16 and 32-bit instructions – Results in smaller code size — Single issue, 32-bit Power Architecture technology compliant CPU — In-order execution and retirement — Precise exception handling — Branch processing unit – Dedicated branch address calculation adder – Branch acceleration using Branch Lookahead Instruction Buffer — Load/store unit – One-cycle load latency – Fully pipelined – Big and Little Endian support – Misaligned access support – Zero load-to-use pipeline bubbles — Thirty-two 64-bit general purpose registers (GPRs) — Memory management unit (MMU) with 16-entry fully-associative translation look-aside buffer (TLB) — Separate instruction bus and load/store bus — Vectored interrupt support — Interrupt latency < 120 ns @ 80 MHz (measured from interrupt request to execution of first instruction of interrupt exception handler)

Tips on getting accurate quotes from suppliers. Please include the following in your inquiry:
1. Personal or business information
2. Provide product request in great detail
3. Inquiry for MOQ, Unit Price, etc




Please make sure your contact information is correct. Your message will be sent directly to the recipient(s) and will not be publicly displayed. We will never distribute or sell your personal information to third parties without your express permission.